An Analog Processor Array Implementing Interconnect-Efficient Reference Data Shift and SAD/SSD Extraction for Motion Estimation

Jonne Poikonen, Mika Laiho, Ari Paasio, Lauri Koskinen, Kari Halonen

    Tutkimustuotos: LehtiartikkeliArticleScientificvertaisarvioitu

    1 Sitaatiot (Scopus)
    179 Lataukset (Pure)

    Abstrakti

    A cellular analog processor array for use in variable block-size motion estimation with a new simple method for shifting reference image data is presented. The new shift method leads to a greatly reduced number of neighborhood connections for each cell of the array, and allows for all shifts within the [8,8] search area to be performed in a single step, with simple digital controls. The new shift circuitry, together with some other cell and system level optimizations, reduces silicon area and array layout complexity, enabling faster and more efficient parallel full search motion estimation hardware. A Open image in new window cell parallel analog test array for reference-shift with a maximum block-size of Open image in new window, as well as absolute value/quadratic processing for variable block-size analog motion estimation (AME) has been designed in a 0.13 Open image in new windowm CMOS technology.
    AlkuperäiskieliEnglanti
    Artikkeli127630
    Sivut1-11
    JulkaisuEurasip Journal on Advances in Signal Processing
    Vuosikerta2009
    DOI - pysyväislinkit
    TilaJulkaistu - 2009
    OKM-julkaisutyyppiA1 Alkuperäisartikkeli tieteellisessä aikakauslehdessä

    Sormenjälki

    Sukella tutkimusaiheisiin 'An Analog Processor Array Implementing Interconnect-Efficient Reference Data Shift and SAD/SSD Extraction for Motion Estimation'. Ne muodostavat yhdessä ainutlaatuisen sormenjäljen.

    Siteeraa tätä