Abstrakti
Engineering and computer science have come up with a variety of techniques to increase the confidence in systems, increase reliability, facilitate certification, improve reuse and maintainability, improve interoperability and portability. Among them are various techniques based on formal models to enhance testing, validation and verification. In this paper, we are concentrating on formal verification both at runtime and design time of a system. Formal verification of a system property at design time is the process of mathematically proving that the property indeed holds. At runtime, one can check the validity of the property and report deviations by monitoring the system execution. Formal verification relies on semantic models, descriptions of the system and its properties. We report on ongoing verification work and present two different approaches for formal verification of IEC 61499-based programs. We provide two examples of ongoing work to exemplify the design and the runtime verification approaches.
Alkuperäiskieli | Englanti |
---|---|
Otsikko | 2016 IEEE 21st International Conference on Emerging Technologies and Factory Automation, ETFA 2016 |
Kustantaja | IEEE |
Sivumäärä | 4 |
Vuosikerta | 2016-November |
ISBN (elektroninen) | 9781509013142 |
DOI - pysyväislinkit | |
Tila | Julkaistu - 3 marrask. 2016 |
OKM-julkaisutyyppi | A4 Artikkeli konferenssijulkaisussa |
Tapahtuma | IEEE International Conference on Emerging Technologies and Factory Automation - Berlin, Saksa Kesto: 6 syysk. 2016 → 9 syysk. 2016 Konferenssinumero: 21 http://www.etfa2016.org/ |
Julkaisusarja
Nimi | IEEE International Conference on Emerging Technologies and Factory Automation-ETFA |
---|---|
Kustantaja | IEEE |
ISSN (painettu) | 1946-0740 |
Conference
Conference | IEEE International Conference on Emerging Technologies and Factory Automation |
---|---|
Lyhennettä | EFTA |
Maa/Alue | Saksa |
Kaupunki | Berlin |
Ajanjakso | 06/09/2016 → 09/09/2016 |
www-osoite |