Procedural Design, Verification and Implementation Framework for Analog Amplifiers

Veeti Lahtinen*, Santeri Porrasmaa, Marko Kosunen, Jussi Ryynänen

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference article in proceedingsScientificpeer-review

1 Citation (Scopus)
45 Downloads (Pure)

Abstract

This paper presents a modular, parasitic-aware, process agnostic design and verification procedure. The procedure utilizes TheSyDeKick simulation and verification framework in combination with Berkeley Analog Generator (BAG). BAG is utilized to programmatically construct the schematic and layout in order to provide the parasitic component information for the algorithmic optimization procedure. This enables the most accurate definition of transistor sizing parameters to obtain the desired linearity, speed and noise performance. As the generation, extraction and design procedures are fully automated, this remarkably speeds up the design exploration. The presented procedural optimization is extensible to wide range of analog building blocks, and the effectiveness of method is demonstrated in context of a single-stage operational transconductance amplifier (OTA). The proposed method incorporates an algorithm that automatically sizes the design to achieve minimal current consumption for a given speed specification and provides a manufacturing-ready circuit implementation. The algorithm is demonstrated to effectively converge on final designs for various speed specifications with two distinct semiconductor processes.
Original languageEnglish
Title of host publicationProceedings - 2024 20th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design, SMACD 2024
Place of PublicationVolos, Greece
PublisherIEEE
Pages1-4
Number of pages4
ISBN (Electronic)979-8-3503-5192-7
ISBN (Print)979-8-3503-5193-4
DOIs
Publication statusPublished - 3 Jun 2024
MoE publication typeA4 Conference publication
EventInternational Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design - Volos, Greece
Duration: 2 Jul 20245 Jul 2024
Conference number: 20

Publication series

NameInternational Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design
ISSN (Electronic)2575-4890

Conference

ConferenceInternational Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design
Abbreviated titleSMACD
Country/TerritoryGreece
CityVolos
Period02/07/202405/07/2024

Keywords

  • algorithmic design
  • analog design
  • design automation
  • TheSyDeKick
  • Berkeley Analog Generator

Fingerprint

Dive into the research topics of 'Procedural Design, Verification and Implementation Framework for Analog Amplifiers'. Together they form a unique fingerprint.

Cite this